Certain analysis and design of low power multipliers with various full adders to enhance energy efficiency in environmental protection and ecology

dc.contributor.guideSabitha R
dc.coverage.spatialCertain analysis and design of low power multipliers with various full adders to enhance energy efficiency in environmental protection and ecology
dc.creator.researcherSaranya C
dc.date.accessioned2025-11-11T04:13:59Z
dc.date.available2025-11-11T04:13:59Z
dc.date.awarded2025
dc.date.completed2025
dc.date.registered
dc.description.abstractDesigning low power multipliers is essential for creating and using newlinepower efficient devices. Researchers have acknowledged the significance of newlinecreating low power multipliers. Very few studies have produced low power newlinemultiplier circuit designs. The present study is focused on creating low power newlinemultipliers utilizing three specific circuit designs. This research aims to newlineinvestigate various adder circuits used in creating multipliers and examine the newlinerelationship between power and area complexity of the adders. It also involves newlineevaluating existing multiplier designs, identifying their advantages and newlinedisadvantages, and proposing 4x4 multipliers - Wallace Tree multiplier and newlineDadda multiplier designs based on three different full adders: 8T adder, Hybrid newlinefull swing full adder, 6T adder. Additionally, the study will conduct a newlinecomparative analysis of the proposed multiplier designs based on transistor newlinecount and power consumption. newlineMultiplication is a crucial function in Digital Signal Processing (DSP) newlineunits, essential for high-speed communication networks and multimedia newlineapplications. Designing high-speed integrated circuits with minimal power newlineconsumption is a major concern for VLSI circuit designers. Full adders are newlineprimarily used for most arithmetic operations in digital circuits and are the main newlinecomponent that consumes a significant amount of power. Identifying the newlineoptimal multiplier architecture is a key consideration in the design of a Digital newlineSignal Processor. Multipliers are the primary contributors to power newlineconsumption in DSP. By lowering the multiplier s power consumption, the newlinedigital signal processor s power consumption may be decreased throughout a newlinelarge range. newline
dc.description.note
dc.format.accompanyingmaterialNone
dc.format.dimensions21cm.
dc.format.extentxv,115p.
dc.identifier.researcherid
dc.identifier.urihttp://hdl.handle.net/10603/672572
dc.languageEnglish
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.relationp.107-114
dc.rightsuniversity
dc.source.universityUniversity
dc.subject.keywordComputer Science
dc.subject.keywordComputer Science Information Systems
dc.subject.keywordCreating low power multipliers
dc.subject.keywordDesigning low power multipliers
dc.subject.keywordEngineering and Technology
dc.subject.keywordPower efficient devices
dc.titleCertain analysis and design of low power multipliers with various full adders to enhance energy efficiency in environmental protection and ecology
dc.title.alternative
dc.type.degreePh.D.

Files

Original bundle

Now showing 1 - 5 of 11
Loading...
Thumbnail Image
Name:
01_title.pdf
Size:
27.66 KB
Format:
Adobe Portable Document Format
Description:
Attached File
Loading...
Thumbnail Image
Name:
02_prelim pages.pdf
Size:
4.29 MB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
03_content.pdf
Size:
11.99 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
04_abstract.pdf
Size:
123.92 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
05_chapter1.pdf
Size:
445.4 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.79 KB
Format:
Plain Text
Description: