Implementation of efficient carry select adder and floating point multiplier in vlsi design

dc.contributor.guideAnand B
dc.coverage.spatialImplementation of efficient carry select adder and floating point multiplier in vlsi design
dc.creator.researcherTeresa V V
dc.date.accessioned2021-08-17T10:06:02Z
dc.date.available2021-08-17T10:06:02Z
dc.date.awarded2020
dc.date.completed2020
dc.date.registered
dc.description.abstractCarry Select Adder (CSLA) calculates the sum of double bit numbers of n+1 bit. In order to minimize the criteria of the previous framework, the design of the CSLA enhances the parameters of adder to give better performance. In phase 1, the Modified 16-bit SQRT with Modified Area Efficient CSLA is proposed to minimize power, area and delay. The minimized number of gates provides better performance over the existing models in terms of area, power and delay. The compared outcome demonstrates the proposed Modified SQRT CSLA that has improved and gives low utilization of area and power. The product of power-delay and area-delay of the proposed structure has been enhanced and shows the technique improvement yet not a delay of mere trade-off for power and area. Moreover, the proposed circuit demonstrates the effectiveness and the performance with less area, less power, efficient and simple for VLSI hardware implementation. In phase 2, the MAE-CSLA adder is proposed by removing the multiplexer which selects the yield dependent on the carry input. The removal of MUX and the resulting performance varieties are defeated by the AOI structure. At that point the MAE-CSLA is structured and its performance is calculated.It is seen as superior to the previous CSLA design. The principal point of the proposed design is to minimize the area utilization and it is achieved effectively. The comparison of outcomeanalysis demonstrates that the proposed CSLA has improved low power and area utilization. newline
dc.description.note
dc.format.accompanyingmaterialNone
dc.format.dimensions21cm
dc.format.extentxix, 163p
dc.identifier.urihttp://hdl.handle.net/10603/336528
dc.languageEnglish
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.relationp.156-162
dc.rightsuniversity
dc.source.universityUniversity
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering
dc.subject.keywordEngineering Electrical and Electronic
dc.subject.keywordvlsi design
dc.subject.keywordadder and floating
dc.titleImplementation of efficient carry select adder and floating point multiplier in vlsi design
dc.title.alternative
dc.type.degreePh.D.

Files

Original bundle

Now showing 1 - 5 of 23
Loading...
Thumbnail Image
Name:
01_title.pdf
Size:
60.06 KB
Format:
Adobe Portable Document Format
Description:
Attached File
Loading...
Thumbnail Image
Name:
02_certificates.pdf
Size:
140.82 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
03_vivaproceedings.pdf
Size:
261.74 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
04_bonafidecertificate.pdf
Size:
159.68 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
05_abstracts.pdf
Size:
45.87 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.79 KB
Format:
Plain Text
Description: