Gate all around stacked Nano wire Nanosheet Transistors for sub 7nm Technology Nodes

dc.contributor.guideMaiti, Chinmay kumar and Nanda, Jyotirmayee
dc.coverage.spatial
dc.creator.researcherMOHAPATRA, ELEENA
dc.date.accessioned2023-02-18T06:54:31Z
dc.date.available2023-02-18T06:54:31Z
dc.date.awarded2021
dc.date.completed2021
dc.date.registered
dc.description.abstractThe ever-increasing demand for faster, smaller, and more advanced devices necessitates newlineconstant innovation from the micro- and nanoelectronics industries. Today s emphasis on newlinelow-power and low-voltage operation in industry and academia requires an understanding newlineof the nanodevices at ultimate scaling. This research work focuses on advanced NW and newlineNS GAAFET devices design with technical depth and conceptual clarity. Predictive newlinecomputer-aided design and simulation approaches adopted provide several cutting-edge newlinenanodevices design solutions for 7nm technology nodes and below. newlineIn this research, we first present an overview of current and upcoming device structures newlinethat enable the continuation of device scaling. A brief overview of the state-of-the-art and newlinenext-generation semiconductor logic devices will pave the way for understanding the newlinechallenges involved in designing these devices. The NSFETs have been designed using newlinepredictive 3D TCAD simulations with important design parameters at the 7nm technology newlinenode. We have studied the effects of stacking multiple nanosheets for possible newlineperformance improvement of lateral nanosheet transistors using predictive simulation. We newlinehave explored the impacts of nanosheet width and thickness on electrical performance and newlineoutlined the important design guidelines necessary for vertically stacked nanosheet FETs. newlineThe performance of NSFET has been analyzed by comparing it with NWFET as well. newlineVertically stacked horizontal nanosheet gate-all-around transistors are shown to be one of newlinethe viable solutions toward scaling down below sub-7nm technology nodes. newlineWe have investigated the impacts of RDF and WFV in NSFETs. The 3-stack NSFETs newlineexhibit lower and#963;VTH and and#963;SS variation in the performance metrics compared to a single newlineNSFET. Furthermore, the impact of combined variability strongly influences both the VTH newlineand SS variation. We have observed that single, as well as stacked NSFETs, are more newlineimmune to WFV variations compared to NWFET. We have shown that vertically stacked newlineNSFET with the best immuni
dc.description.note
dc.format.accompanyingmaterialDVD
dc.format.dimensions
dc.format.extent
dc.identifier.urihttp://hdl.handle.net/10603/461431
dc.languageEnglish
dc.publisher.institutionDepartment of Electronics and Communication Engineering
dc.publisher.placeBhubaneswar
dc.publisher.universitySiksha
dc.relation
dc.rightsuniversity
dc.source.universityUniversity
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.titleGate all around stacked Nano wire Nanosheet Transistors for sub 7nm Technology Nodes
dc.title.alternative
dc.type.degreePh.D.

Files

Original bundle

Now showing 1 - 5 of 13
Loading...
Thumbnail Image
Name:
01_title.pdf
Size:
392.62 KB
Format:
Adobe Portable Document Format
Description:
Attached File
Loading...
Thumbnail Image
Name:
02_prelim pages.pdf
Size:
1.97 MB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
03_content.pdf
Size:
188.93 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
04_abstract.pdf
Size:
295.7 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
05_chapter 1.pdf
Size:
768.71 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.79 KB
Format:
Plain Text
Description: