Investigation on test pattern Generation and test power reduction Techniques for multiple stuck at faults

dc.contributor.guideVanathi P Ten_US
dc.coverage.spatialInvestigation on test pattern Generation and test power reduction Techniques for multiple stuck at faultsen_US
dc.creator.researcherAnita J Pen_US
dc.date.accessioned2015-02-06T10:38:25Z
dc.date.available2015-02-06T10:38:25Z
dc.date.awarded30/12/2013en_US
dc.date.completed01/12/2013en_US
dc.date.issued2015-02-06
dc.date.registeredn.d,en_US
dc.description.abstractnewlineVery Large Scale Integration VLSI technology is a major newlinemilestone in the development of solid state electronics The advancement in newlineVLSI technology has allowed the integration of more and more functionalities newlineinto a single chip The chip density physical design fabrication and testing newlinecomplexity have therefore increased exponentially Hence testing of VLSI newlinecircuits plays a key role in the design flow and has become a challenging task newlinefor design and test engineers When the chip density was less majority of the newlinefaults were single stuck at faults and hence this model was sufficient to model newlineall the faults However with increased chip density this may not be the case newlineRecent empirical data from a real life design environment for 453 failing newlinedevices show that 41 of the defects found cannot be modeled with a single newlinefault Additionally 22 of the remaining 59 defect cases cannot be newlinemodeled using the single stuck at fault model Therefore in more than 60 of newlinethe cases where a chip is returned for defect analysis multiple stuck at fault newlinediagnosis is required and the classical single stuck at fault model may be newlineinadequate Liu and Veneris 2005 In a circuit with n lines there are around newline3n 1 multiple stuck at faults when compared to 2n single stuck at faults This newlineagain posed a problem because a large number of faults involve a large search newlinespace This problem of large search space combined with the problem of newlinestoring huge data from the fault simulator made test pattern generation for newlinemultiple stuck at faults a challenging task newlineen_US
dc.description.notereference p161-172.en_US
dc.format.accompanyingmaterialNoneen_US
dc.format.dimensions23cm.en_US
dc.format.extentxxiii, 174p.en_US
dc.identifier.urihttp://hdl.handle.net/10603/33709
dc.languageEnglishen_US
dc.publisher.institutionFaculty of Information and Communication Engineeringen_US
dc.publisher.placeChennaien_US
dc.publisher.universityAnna Universityen_US
dc.relationInvestigation on test pattern Generation and test power reduction Techniques for multiple stuck at faultsen_US
dc.rightsuniversityen_US
dc.source.universityUniversityen_US
dc.subject.keywordLiu and Venerisen_US
dc.subject.keywordVery Large Scale Integrationen_US
dc.titleInvestigation on test pattern Generation and test power reduction Techniques for multiple stuck at faultsen_US
dc.title.alternativeen_US
dc.type.degreePh.D.en_US

Files

Original bundle

Now showing 1 - 5 of 14
Loading...
Thumbnail Image
Name:
01_title.pdf
Size:
16.29 KB
Format:
Adobe Portable Document Format
Description:
Attached File
Loading...
Thumbnail Image
Name:
02_certificate.pdf
Size:
5.64 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
03_abstract.pdf
Size:
11.26 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
04_acknowledgement.pdf
Size:
6.31 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
05_content.pdf
Size:
34.71 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.79 KB
Format:
Plain Text
Description: