Modeling and Simulation of Subthreshold Characteristics of Back Gated Soi Junctionless Field Effect Transistor JLFET

dc.contributor.guideRajeev Gupta
dc.coverage.spatial
dc.creator.researcherVijay Kumar Dixit
dc.date.accessioned2022-04-29T06:54:38Z
dc.date.available2022-04-29T06:54:38Z
dc.date.awarded2021
dc.date.completed2021
dc.date.registered2012
dc.description.abstractThe present era is of cloud computing, internet of things (IoT) and social media with smart newlinehandheld devices which are always in ON state. Such electronic devices need high data newlinetransmission rate and are driven by long battery life. In modern day, low power electronics newlinelargely depends on the MOS transistors which are fundamental building blocks of CMOS newlineintegrated circuits. The performance of MOSFET critically affects the performance of an IC. newlineWith the unabated scaling of the MOSFETs, the fabrication process technologies and basic newlinestructure of MOSFET are altering rapidly to make pace with the current need of IC newlinemanufacturing. The requirement of device structure which may render high performance with newlinelow power dissipation makes the Junctionless (JL) transistors an excellent choice. The JL newlinetransistors are believed to be potential candidates to carry on device scaling below 10 nm. newlineFurther, the blend of JLFET with SOI technology offer better immunity to low dimensional newlineeffects, low leakage with effective capacitance and better reliability. The study of subthreshold newlinecharacteristics in terms of threshold voltage, subthreshold current, subthreshold swing and drain newlineinduced barrier lowering are an important aspect of any CMOS device to determine the effects of newlineshortening of gate-length on the switching characteristics of the device.
dc.description.note
dc.format.accompanyingmaterialDVD
dc.format.dimensions
dc.format.extent2059 kb
dc.identifier.urihttp://hdl.handle.net/10603/377282
dc.languageEnglish
dc.publisher.institutionElectronics Engineering
dc.publisher.placeKota
dc.publisher.universityRajasthan Technical University, Kota
dc.relation
dc.rightsuniversity
dc.source.universityUniversity
dc.subject.keywordEngineering
dc.subject.keywordEngineering and Technology
dc.subject.keywordEngineering Electrical and Electronic
dc.titleModeling and Simulation of Subthreshold Characteristics of Back Gated Soi Junctionless Field Effect Transistor JLFET
dc.title.alternativeModeling and Simulation of Subthreshold Characteristics of back Gated SIO Junctionless Field Effect Transistor JLFET
dc.type.degreePh.D.

Files

Original bundle

Now showing 1 - 5 of 12
Loading...
Thumbnail Image
Name:
80_recommendation.pdf
Size:
368.96 KB
Format:
Adobe Portable Document Format
Description:
Attached File
Loading...
Thumbnail Image
Name:
certificate..pdf
Size:
368.96 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
chapter 11.pdf
Size:
167.78 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
chapter 1.pdf
Size:
425.15 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
chapter 2.pdf
Size:
61.59 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.79 KB
Format:
Plain Text
Description: