Parasitic Aware Automatic CMOS Analog Circuit Design Using Evolutionary algorithms

dc.contributor.guideRajesh A Thakker
dc.coverage.spatial
dc.creator.researcherPatel Subhash Jagadishchandra
dc.date.accessioned2018-11-28T05:09:51Z
dc.date.available2018-11-28T05:09:51Z
dc.date.awarded
dc.date.completed20-October-2018
dc.date.registeredOctober-2011
dc.description.abstractThe performance of the analog integrated CMOS circuits is very sensitive to design parameters. Its design is a knowledge-intensive trade-off approach and requires lots of expertise. Thus, with increased complexity, the design of high-performance analog circuit becomes a very challenging task. In order to overcome difficulties associated with the analog integrated circuit design, many researchers have used classical and evolutionary algorithms to design analog circuits. However, the designs are limited to schematic-level only. The schematic-level design is an intermediate step of the circuit design process and, generally, based on schematic-level design, the layouts are prepared. Since the layout parasitics are not possible to consider during schematic-level design, the post-layout performance of the circuit differs from the schematic-level performance, especially, for the frequency sensitive specifications. In this work, we propose a novel concept of the parasitic-aware automatic circuit design of analog CMOS circuits that extends the design automation from the schematic-level to layout-level. We have utilized evolutionary algorithms based optimization techniques. The PSO (Particle Swarm Optimization) and ABC (Artificial Bee Colony) algorithms are widely used evolutionary algorithms. Based on these algorithms, we propose two efficient evolutionary algorithms named; MPSO (Modified Particle Swarm Optimization) algorithm and EABC (Enhanced Artificial Bee Colony) algorithm. The MPSO algorithm uses the partial re-initialization scheme to overcome the problem of diversity-loss in PSO algorithm. The EABC algorithm provides faster convergence speed compared to the ABC algorithm. Initially, MPSO, PSO, ABC and EABC algorithms are used to carry out the schematic-level design of the: (1) Two-stage operational amplifier (op-amp), (2) high-gain low voltage bulk-driven OTA, and (3) second generation current conveyor in the 0.13and#956;m and 0.09and#956;m CMOS technologies. The obtained results reveal the effectiveness of the two-stage op-amp
dc.description.note
dc.format.accompanyingmaterialDVD
dc.format.dimensions
dc.format.extent3.8MB
dc.identifier.urihttp://hdl.handle.net/10603/221890
dc.languageEnglish
dc.publisher.institutionElectronics and Telecommunication Enigerring
dc.publisher.placeAhmedabad
dc.publisher.universityGujarat Technological University
dc.relation
dc.rightsuniversity
dc.source.universityUniversity
dc.subject.keywordEngineering and Technology
dc.titleParasitic Aware Automatic CMOS Analog Circuit Design Using Evolutionary algorithms
dc.title.alternative
dc.type.degreePh.D.

Files

Original bundle

Now showing 1 - 5 of 16
Loading...
Thumbnail Image
Name:
01_title.pdf
Size:
548.59 KB
Format:
Adobe Portable Document Format
Description:
Attached File
Loading...
Thumbnail Image
Name:
02_certificate.pdf
Size:
196.56 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
03_abstract.pdf
Size:
73.57 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
04_declaration.pdf
Size:
367.89 KB
Format:
Adobe Portable Document Format
Loading...
Thumbnail Image
Name:
05_acknowlegement.pdf
Size:
44.33 KB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.79 KB
Format:
Plain Text
Description: